Experience in developing and testing network protocol software using FDTs

M. Ümit Uyar a,*, Mariusz A. Fecko b, Ali Y. Duale c, Paul D. Amer d, Adarshpal S. Sethi d

a Department of Electrical Engineering, The City College of the City University of New York, 140th street at Convent Avenue, NY 10031, USA
b Applied Research Area, Telcordia Technologies, Inc., Morristown, NJ, USA

c Engineering Systems Test, IBM, Poughkeepsie, NY, USA
d Department of Computer and Information Sciences, University of Delaware, Newark, DE, USA

Abstract

This paper presents the research effort to formally specify, develop and test a complex real-life protocol for mobile network radios (MIL-STD 188-220). As a result, the team of researchers from the University of Delaware and the City University of New York, collaborating with scientists from CECOM (an R&D facility of the US Army) and the US Army Research Laboratory, have helped advance the state-of-the-art in the design, development, and testing of wireless communications protocols. Estelle is used both as the formal specification language for MIL-STD 188-220 and the source to automatically generate conformance test sequences. The formal test generation effort identified several theoretical problems for wireless communication protocols (possibly applicable to network protocols in general): (1) the timing constraint problem, (2) the controllability problem, (3) inconsistency detection and elimination problem and (4) the conflicting timers problem. Based on the collaborative research results, two software packages were written to generate conformance test sequences for MIL-STD 188-220. These packages helped generate tests for MIL-STD 188-220’s Data Link Types 1 and 4 services that were realizable without timer interruptions while providing a 200% increase in test coverage. The test cases have been delivered and are being used by a CECOM conformance testing facility.

© 2003 Published by Elsevier Science B.V.

Keywords: Conformance testing; Estelle; Formal description technique; Formal specification; MIL-STD 188-220; Protocol specification; Test case generation; PACS

1. Introduction

Complexity of the wireless protocols used in MIL-STD 188-220, being developed for mobile combat network radios [23], necessitated that a formal approach be taken in protocol specification, development and testing. Estelle [40] was chosen as the formal specification language to define the protocols in MIL-STD 188-220, from which the conformance tests were automatically generated.

Let us first provide the following data to help the reader realize the magnitude of size and complexity of the wireless protocols used in 188-220. The Datalink and Network layer specifications consist of 69 and 19 documents, respectively, describing the architecture, interfaces, EFSM, and state table of each module. The Datalink layer specification is accompanied by three Estelle source code files (for Datalink classes A, B, and C) with approximately 1600, 8700, and 2400 lines of code, respectively. The Estelle source code for the Network layer has 7150 lines of code, defining 34 states and 370 transitions in seven EFSMs [88].

Automatic test generation from Estelle specifications presented various theoretical problems defined as follows:

- **Timing constraint problem** [79]. During testing, if active timers were not taken into account when the tests were generated, these timers can disrupt the test sequences, thereby failing correct implementations or worse, passing incorrect ones. For accurate testing, timers must be incorporated as constraints into the extended FSM (EFSM) model of an Estelle specification.

- **Controllability problem** [12,32,33]. Test sequence generation is limited by the controllability of an Implementation Under Test (IUT) [8]. Testers may not have direct access to all interface(s) in which the IUT accepts inputs. Typically, the interfaces with upper layers, or with timers are difficult or impossible to access during real testing conditions. In this case, some inputs cannot be directly
applied; the interactions involving such interfaces may render some portions of the protocol untestable, and may introduce non-determinism and/or race conditions during testing.

- Inconsistency detection and elimination problem [25,26]. Infeasible test sequences may be generated unless possible conflicts among the protocol’s variables used in the actions and the conditions are avoided.

- Conflicting timers problem [34]. Infeasible test sequences may result from a protocol’s variables modeling multiple timers that may be running simultaneously.

The team of researchers and scientists that participated in this research and development effort are from the University of Delaware (UD), the City College of the City University of New York (CCNY), the Army Research Laboratory (ARL), US Army Communications-Electronics Command (CECOM), and the Joint Combat Net Radio Working Group (CNR-WG). As a result of the collaboration, the synergistic framework to develop C4I (Command, Control, Communications, Computers, and Intelligence) systems with the help of formal methods serves as a model for future US Department of Defense networking standards development [27].

Based on the solutions to these theoretical problems, two software packages, called efsm2fsm-rept, and (2) INDEEL, have been developed to automatically generate test cases from the EFSM models of Estelle specifications. The sizes of the resulting FSMs derived from the Estelle specifications range from 48 to 303 states, and from 119 to 925 transitions. The corresponding test sequences range from 145 to 2803 test steps. These tests are free of interruptions due to unexpected timeouts while their coverage of the number of testable transitions increased from approximately 200 to over 700 by utilizing multiple interfaces without controllability conflicts.

Section 2 describes the general approach and the research results for test generation from Estelle specifications at UD and CCNY. Section 3 presents efsm2fsm-rept, and INDEEL software systems. Section 4 summarizes our technology transfer results of the collaboration of the researchers of the UD and CCNY with the CECOM. Finally, Section 5 presents the authors’ personal perspective on how the protocol development process was improved thanks to using formal methods. A brief introduction of MIL-STD 188-220 is provided in Appendix A.

2. Test case generation

Formal methods in communications protocol specification and conformance testing have been widely used in the design and testing of real-life protocols [5,7,20,21,35,43,44,46,59,90]. In particular, the Estelle formal description technique (FDT) [13,40,67,70] has been used on several occasions to resolve ambiguities within international protocols [9,18,42,57,68,83].

A number of techniques have been proposed to generate test sequences from Estelle specifications. [51,52,71,72,89]. However, full Estelle specifications of large systems may prove to be too complex for direct test case generation. There may be several ways of generating test sequences from Estelle specifications. One approach would be to expand Estelle’s EFSMs thereby converting them to pure FSMs. This expansion would be useful since methods exist for generating tests directly from pure FSMs [2]. Unfortunately, completely converting even a simple EFSM can result in the state explosion problem, that is, the converted FSM may have so many states and/or transitions that either it takes too long to generate tests, or the number of tests generated to too large for practical use.

As an alternative, the UD and CCNY ATIRP research group used an intermediate approach, where an Estelle EFSM is partially expanded just enough to generate a set of tests that is feasible and practical in size. Determining which features to expand in the general case is the difficult aspect of this research.

2.1. Test case generation research

Conformance test generation techniques reported in literature [2,8,48,55,64,72], using a deterministic finite-state machine (FSM) model of a protocol specification, focus on the optimization of the test sequence length. However, an IUT may have timing constraints imposed by active timers. If these constraints are not considered during test sequence generation, the sequence may not be realizable in a test laboratory. As a result, valid implementations may incorrectly fail the conformance tests, or nonconformant IUTs may incorrectly pass the tests.

Another problem in test sequence generation is due to the limited controllability of an IUT. Typically, the inputs defined for the interfaces with upper layers or with timers cannot be directly applied by the tester. In this case, the testability of an IUT may severely be reduced; in addition, non-determinism and/or race conditions may occur during testing.

When a test sequence is to be generated from an EFSM model, one must take into account that the variables used on the actions and conditions may require conflicting (i.e. inconsistent) values for a given sequence. A test sequence becomes infeasible if there are one or more variables with conflicting values in it. Therefore, possible conflicts (i.e. inconsistencies) among the protocol’s variables used in the actions and the conditions must be avoided during test sequence generation.

Another focus point on test sequence generation is the status of different protocol timers at each state (e.g. running, stopped, started, etc.) and the relationship between timers and the actions to trigger them (e.g. start, stop, re-start, or expiry of a timer, etc.). The so-called conflicting timers

Inconsistency detection and elimination problem [25,26].
problem addresses the fact that infeasible test sequences may be generated unless conflicting conditions based on timers are resolved.

The remainder of this section presents detailed definitions of these problems and outlines the research progress and the current results.

2.2. The timing constraint problem

During testing, traversing each state transition of an IUT requires a certain amount of time. A test sequence that traverses too many self-loops (a self-loop is a state transition that starts and ends at the same state) in a given state will not be realizable in a test laboratory if the time to traverse the self-loops exceeds a timer limit defined by another transition originating in this state. In this case, a timeout will inadvertently trigger forcing the IUT into a different state, and thereby disrupting the test sequence before all of the self-loops are traversed. If this unrealizable test sequence is not avoided during test generation, most IUTs will fail the test even when they meet the specification. Therefore, a properly generated test sequence must take timer constraints into account.

Our research results optimize the test sequence length and cost, under the constraint that an IUT can remain only a limited amount of time in some states during testing, before a timer’s expiration forces a state change [78, 79]. The solution first augments an original graph representation of the protocol FSM model. Then it formulates a Rural Chinese Postman Problem solution [53] to generate a minimum-length tour. In the final test sequence generated, the number of consecutive self-loops never exceeds any state’s specified limit. In most cases, this test sequence will be longer than one without the constraint since limiting the number of self-loop traversals likely requires additional visits to a state which otherwise would have been unnecessary.

The methodology uses UIO sequences for state verification. However, the results presented also are applicable to test generation that uses distinguishing or characterizing sequences. Earlier results of this study, limited to verification sequences that are self-loops, are presented in Ref. [78]. The later paper [79] generalizes these earlier results to both self-loop and non-self-loop verification sequences.

2.2.1. Practical motivation

Examples of protocols that contain many self-loop transitions in their FSM models include ISDN Q.931 for supplementary voice services, MIL-STD 188-220 [23] for Combat Net Radio communication, and LAPD [80], the data link protocol for the ISDN’s D channel. For example, in ISDN Q.931 protocol (Basic voice service, for the user side), each state has an average of nine inopportune transitions, which requires the traversal of 18 self-loop transitions during testing. A Q.931 implementation has several active timers that are running in certain states, e.g. timer T304 running in state Overlap sending, and timer T310 in state Outgoing call proceeding. An EFSM modeling the Topology Update (TU) functionality of 188-220’s Intranet Layer has three active states in which one or two timers are running [78].

It is not always possible to delay the timeout at a tester’s convenience. In real protocols, there may be timers whose timeouts are difficult to set by the tester, e.g. Acknowledgements timers’ timeout values often are computed by the implementation. Moreover, a tester may want to test an IUT’s behavior for different settings of the IUT’s internal timers, to be able to test the IUT’s correctness for various configurations of the timers.

In addition to the original self-loops of a specification model, additional self-loops are typically created when generated test sequences use state verification techniques such as unique input/output (UIO) sequences [63], distinguishing sequences [6, 47], or characterizing sequences [6, 47].

2.2.2. Optimizing tests under timing constraints

Let $E_{\text{self}}$ and $E_{\text{non-self}}$ be the sets of self-loop and non-self loop edges to be tested, respectively. Let $d_{\text{self}}(v_i)$, the number of self-loops of vertex $v_i$, be defined as the number of edges in $E_{\text{self}}$ incident on $v_i$. Let $d_{\text{min_self}}(v_i)$ be the minimum number of times any tour covering all edges of $E_{\text{non-self}} \cup E_{\text{self}}$ must include vertex $v_i \in V$.

Let $d_{\text{state_ver}}(v_i)$ be the number of self-loop transitions used to verify whether an IUT is in state $v_i$. Suppose that during testing, a given vertex $v_i \in V$ can tolerate at most $\max_{\text{self}}(v_i)$ self-loops executed at one visit to vertex $v_i$. Attempting to remain in state $v_i$ to execute $1 + \max_{\text{self}}(v_i)$ self-loops would result in disruption of a test sequence. Testing a self-loop transition involves traversing the self-loop transition followed by applying the state verification self-loop sequence, which contains $d_{\text{state_ver}}(v_i)$ transitions.

Due to space limitations, we are unable to include the detailed derivation of $d_{\text{min_self}}(v_i)$. In Ref. [78], we prove that the minimum number of times vertex $v_i$ must be visited in a test sequence is as follows:

$$d_{\text{min_self}}(v_i) = \begin{cases} d_{\text{in}}(v_i), & \text{if } d_{\text{self}}(v_i) \leq (d_{\text{in}}(v_i)\Delta_1(v_i)) \\ \Gamma(v_i), & \text{if } d_{\text{self}}(v_i) > (d_{\text{in}}(v_i)\Delta_1(v_i)) \end{cases}$$

where $d_{\text{in}}(v_i)$ and $d_{\text{out}}(v_i)$ are, respectively, the out-degree and the in-degree of vertex $v_i$ in $E_{\text{in}}$ (i.e. no self-loops are included), and where

$$\Gamma(v_i) = d_{\text{in}}(v_i) + \left[ \frac{\max_{\text{self}}(v_i) - d_{\text{state_ver}}(v_i)}{\Delta_2(v_i)} \right]$$

$$\Delta_1(v_i) = \left[ \frac{\max_{\text{self}}(v_i) - d_{\text{state_ver}}(v_i)}{1 + d_{\text{state_ver}}(v_i)} \right]$$

$$\Delta_2(v_i) = \left[ \frac{\max_{\text{self}}(v_i)}{1 + d_{\text{state_ver}}(v_i)} \right]$$

The remainder of this section presents detailed definitions of these problems and outlines the research progress and the current results.
Example. Consider the FSM (represented by the graph $G(V, E)$ with self-loop transitions shown in Fig. 2. Suppose that vertices $v_0$, $v_2$, and $v_3$ of the FSM can tolerate at most three, and $v_1$ at most two self-loop transitions during each visit. Let transitions $e_{10}$ and $e_{11}$ correspond to timeouts. After either $e_{10}$ or $e_{11}$ is triggered, the FSM is brought into state $v_3$.

UIO sequences and the values of $\text{max\_self}$, $d_{\text{state\_ver}}$ and $d_{\text{min\_self}}$ for vertices $v_0$, $v_1$, $v_2$, and $v_3$ are as follows:

<table>
<thead>
<tr>
<th>Vertex</th>
<th>UIO</th>
<th>$\text{max_self}$</th>
<th>$d_{\text{state_ver}}$</th>
<th>$d_{\text{min_self}}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>$v_0$</td>
<td>$e_0$</td>
<td>3</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>$v_1$</td>
<td>$e_0$, $e_1$, $e_3$, $e_7$, $e_0$, $e_1$, $e_2$</td>
<td>2</td>
<td>1</td>
<td>3</td>
</tr>
<tr>
<td>$v_2$</td>
<td>$e_0$, $e_3$</td>
<td>3</td>
<td>2</td>
<td>4</td>
</tr>
<tr>
<td>$v_3$</td>
<td>$e_0$, $e_3$, $e_7$, $e_5$, $e_0$, $e_4$, $e_3$</td>
<td>3</td>
<td>1</td>
<td>2</td>
</tr>
</tbody>
</table>

The Chinese postman method [74] when applied to the graph without any self-loop repetition constraint results in the test sequence:

(6)

containing 34 edges. Edges used for the purpose of state verification appear in bold.

As can be seen from the underlined part of the above test sequence, after $e_1$ is traversed, the IUT should stay in state $v_1$ for a time that allows at least three self-loop traversals. However, this part of the test sequence is not realizable in a test laboratory because the timeout edge $e_{10}$ will be triggered after the second consecutive self-loop traversal (i.e. $\text{max\_self}(v_1) = 2$). The IUT will prematurely move into $v_3$ and the test sequence will be disrupted.

To address the problem of test sequence disruption due to timeouts, the graph of Fig. 2 is converted to the graph shown in Fig. 3. Since in this example all UIO sequences are self-loops, the simplified conversion presented in Ref. [78] is sufficient. The vertices for which a premature timeout may disrupt a test sequence, which are $v_1$ and $v_3$, are split and then connected by $d_{\text{min\_self}}(v_1) = 3$ and $d_{\text{min\_self}}(v_3) = 4$ edges, respectively.

Considering the constrained self-loop problem, the test sequence for the graph of Fig. 3 is obtained as

(7)
containing 40 edges (all ‘fake’ edges from \( V_i^{(1)} \) to \( V_i^{(2)} \) are dropped).

Although longer than that of Fig. 2, the test sequence in Fig. 3 is minimum-length with the introduced self-loop constraint. During each visit to vertices \( V_0, V_1, V_2 \) and \( V_3 \), the number of consecutive self-loop edges traversed is less than or equal to the maximum allowed number of self-loop traversals. Therefore, this test sequence is realizable in the test laboratory.

2.3. The controllability problem

Consider a testing framework where the interface \( I_1 \) between the IUT and the \((N+1)\)-layer in the System Under Test (SUT) [8] is not externally accessible (Fig. 4). In other words, the inputs from \((N+1)\)-layer cannot be directly applied to the IUT, nor can the outputs generated by the IUT be observed at \((N+1)\)-layer. Such an interface \( I_1 \) is called semicontrollable if FSM\(_1\) can be utilized to supply inputs to the IUT. On the other hand, the tester can apply inputs to the IUT directly by using a lower tester, which exchanges \( N \)-PDUs with the IUT by using the \((N-1)\)-Service Provider. The interface \( I_0 \) between the lower tester and the IUT is, therefore, directly controllable.

Our approach addresses the problem of generating optimal realizable test sequences in an environment with multiple semicontrollable interfaces [32]. The methodology fully utilizes semicontrollable interfaces in an IUT while avoiding the race conditions. An algorithm is introduced in Ref. [32] to modify the directed graph representation of the IUT such that its semicontrollable portions become directly controllable, where possible. In the most general case, obtaining such a graph conversion may end up with exponentially large number of nodes. However, it is shown [32] that special considerations such as the small number of interfaces interacting with an IUT and diagnostics considerations make the problem size feasible for most practical cases.

2.3.1. Practical motivation

As motivation for solving the controllability problem, a real protocol is considered where an SUT’s \((N+1)\)-layer must be utilized indirectly to test certain transitions within the \((N)\)-layer IUT.

188-220 focuses on three layers: Physical, Datalink, and Network. The Network layer contains an Intranet sublayer. An SUT contains the \((N)\)-layer IUT implemented in the Datalink layer, and the Intranet sublayer, which is part of the \((N+1)\)-layer, as shown in Fig. 5.

In the CECOM’s environment used for testing 188-220 implementations, the upper layers cannot be directly controlled. Therefore, the IUT’s transitions that are triggered by the inputs coming from the Network layer are not directly testable. An example SUT transition that causes a controllability problem is the transition \( t1 \) from the Class A-Type 1 Service Datalink module [23,30], shown in Fig. 5. The inputevent field for this transition requires a \( DL\text{-}Unitdata\text{-}Req \) from the \((N+1)\)-layer. Unfortunately, the interface between the IUT and the \((N+1)\)-layer is not directly accessible for generating this input. Initially, it appears that transition \( t1 \) is untestable.

To trigger this transition, which requires the \((N+1)\)-layer to pass a \( DL\text{-}Unitdata\text{-}Req \) down to the \((N)\)-layer, feedback from the \((N+1)\)-layer must be used. To force a \( DL\text{-}Unitdata\text{-}Req \) from the \((N+1)\)-layer, the tester sends a \( PL\text{-}Unitdata\text{-}Ind \) to the IUT (Similar to the message \( a \) in Fig. 4) that contains an intranet layer message telling the \((N+1)\)-layer to relay the frame to a different network node. The IUT outputs this message to the \((N+1)\)-layer (see message \( b \) in Fig. 4), and the \((N+1)\)-layer FSM responds by outputting the desired \( DL\text{-}Unitdata\text{-}Req \) (message \( c \) in Fig. 4). Finally, the datalink layer generates the desired output \( PL\text{-}Unitdata\text{-}Req \) (corresponding to message \( d \) in Fig. 4), which can be observed by the lower tester.

In fact, 70% of the transitions the Class A-Type 1 Datalink Service module are based on not directly controllable inputs. Without indirect testing, test coverage
would be seriously limited; only approximately 200 transitions out of 750 would be testable. However, by applying the technique outlined in this paper, over 700 of defined transitions (>95%) can be tested. The application of the presented technique to 188-220 is described in more detail in Ref. [31].

Similar controllability problems can also be pointed out in testing the IEEE 802.2 LLC Connection Component [32,41].

2.3.2. Optimizing tests with multiple semicontrollable interfaces

To optimize tests with multiple semicontrollable interfaces, modeling SUT as a single FSM was proposed [32,33]. A semicontrollable interface \( I_i \) is implemented as a separate FIFO buffer. During testing, a buffer may be empty or store an arbitrary sequence of inputs to the IUT generated indirectly through \( I_i \). For each \( I_i \), we define variable \( \omega_i \) that has a distinct value for each permutation of inputs that the \( i \)th buffer can hold. The proposed model consists of graph \( G' \) (which represents the IUT’s FSM) and the variables \( \omega_1, \omega_2, \ldots, \omega_P \).

An FSM modeling the SUT can be obtained by expanding \( G \) and \( \omega_1, \omega_2, \ldots, \omega_P \) into \( G(V',E') \). An algorithm for converting \( G(V,E) \) to \( G(V',E') \) proceeds as follows (a detailed description of the algorithm along with its pseudocode is available in Refs. [32,33]).

**Step 0. Definitions:**

Let \( B_i \) denote a sequence of inputs buffered at the \( i \)th semicontrollable interface. Each state \( v \in V' \) has two components: the original state \( v \in V \), and the current configuration of \( F \) buffers, i.e. \( v' = (v, \hat{B}_1, \ldots, \hat{B}_P) \). The algorithm constructs all possible buffer configurations with up to \( b_i \) inputs buffered at \( I_i \).

**Step 1. Initialize:**

\( r', \) root of \( G' \), as \((r, \emptyset, \ldots, \emptyset)\) (root of \( G \) and configuration of empty buffers); \( E' \) as empty set; \( V' \) as \( \{r'\} \); \( Q \), queue of vertices, as \( V' \).

**Step 2. Repeat until \( Q \) is empty:**

0.1. extract \( v = (v_{start}, \hat{B}_1, \ldots, \hat{B}_P) \) as first element from \( Q \), where \((\hat{B}_1, \ldots, \hat{B}_P)\) is current configuration

0.2. given the current vertex \( v = (v_{start}, \hat{B}_1, \ldots, \hat{B}_P) \), perform the following steps for each original outgoing edge \( e = (v_{start}, v_{end}) \subseteq E \):

- create new configuration \((\hat{B}_1, \ldots, \hat{B}_P)\) based on the class of \( e \) (Fig. 6): – Class 1. \( e \) is triggered by an input from \( v_{start} \) and generates output(s) to an LT;
  - Class 2. \( e \) is triggered by an input from an LT and generates an output \( o_{e,j} \) buffered in \( \hat{B}_j \) to create a new configuration at \( I_j \);
  - Class 3. \( e \) is triggered by an input \( o_{p,k} \) (extracted from \( \hat{B}_p \) to create a new configuration) from \( I_p \) and generates output(s) to an LT;
  - Class 4. \( e \) is triggered by an input \( o_{p,k} \) from \( I_p \) and generates an output \( o_{e,j} \) at \( I_j \).

Apply rules for Class 3 and Class 2 to create a new configuration.

- create new vertex \( v'_{new} = (v_{end}, \hat{B}_1, \ldots, \hat{B}_P) \subseteq V' \), and new edge \( e_{new} = (v, v'_{new}) \subseteq E' \)
- to avoid nondeterminism, include new edges in \( E' \) iff inputs in \((\hat{B}_1, \ldots, \hat{B}_P)\) cannot trigger other edges outgoing from \( v_{start} \) (as a result, some edge combinations may not be possible to traverse)
- append to \( Q \) end vertices \( v'_{new} \subseteq V' \) of new edges included in \( E' \).

**Step 3. Retain only strongly connected states:**

remove from \( V' \) all vertices from which \( r' \) cannot be reached, and remove from \( E' \) all edges incident to such vertices.

Based on the practical considerations discussed in Ref. [32], the algorithm can be refined to meet the following objective: ‘generate a test sequence that, at any point in time, avoids storing more than one input in only one of the buffers (where possible).’ Satisfying this objective yields a linear running time in the number of semicontrollable
interfaces and the number of edges in $G$. If this objective cannot be satisfied, the running time grows and nondeterminism may not be avoided during testing.

**Example.** Consider the IUT of Fig. 7 which is interacting with semicontrollable FSM$_1$ and FSM$_2$ through the semicontrollable interfaces $I_1$ and $I_2$, respectively. The IUT’s FSM (represented by graph $G$) is described in Table 1. Transition $e_1$, triggered by input $x_1$ from the lower tester, generates output $o_{1,1}$ to FSM$_1$. In response, FSM$_1$ sends input $a_{1,1}$ which triggers transition $e_3$. (In general, $a_{ij}$ is the expected response to $o_{ij}$.) Transition $e_2$, which is triggered by a lower tester’s input $x_2$, outputs $o_{1,2}$ to FSM$_2$, which responds with input $a_{2,1}$ triggering $e_4$. Then $e_4$ outputs $o_{1,2}$ to FSM$_1$, which responds with $a_{1,2}$ triggering $e_8$. On the other hand, transitions $e_5$, $e_6$, $e_7$, $e_9$, and $e_{10}$ can be triggered directly by the lower tester. $e_6$, $e_7$, $e_9$, and $e_{10}$ do not generate outputs to the semicontrollable interfaces. $e_5$ generates output $o_{2,2}$ to FSM$_2$, which does not send any input to the IUT.

After conversion (Fig. 8), each state of $G$ is replaced with at most four related states in $G'$ corresponding to the buffer configurations at a semicontrollable interface. Each edge $e$ is annotated as $e_{x,y}$, where $x = 0, 1, 2, 3$, depending on the input buffered in the $e_{x,y}$’s start state, as shown in Fig. 8. The solid edges in Fig. 8 are the mandatory edges that are incident to nodes that correspond to the case where both buffers are empty; the dashed-line edges are the ones that can be traversed only when either buffer contains an input. Due to the practical diagnostic considerations [32], we prefer testing edges when no inputs are buffered in semicontrollable interfaces. The Aho et al. [2] optimization technique gives the minimum-length test sequence for $G'$ shown in Table 2. Steps with ($\rightarrow$) indicate that an edge is tested in this step. Note that, for simplicity, the UIO sequences [63] are not included in this sequence.

![Fig. 7. IUT interacting with two semicontrollable interfaces.](image)

![Fig. 6. Classes of edges in $G'$ (dashed-lined outputs are optional).](image)

<table>
<thead>
<tr>
<th>Edge</th>
<th>Input</th>
<th>Output</th>
<th>Edge</th>
<th>Input</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>$e_1$</td>
<td>$LT^{3}_{x_1}$</td>
<td>FSM$<em>1^{3,1}</em>{o_{1,1}}$</td>
<td>$e_6$</td>
<td>$LT^{3}_{y_6}$</td>
<td>$LT^{3}_{y_6}$</td>
</tr>
<tr>
<td>$e_2$</td>
<td>$LT^{3}_{x_2}$</td>
<td>FSM$<em>2^{3,1}</em>{o_{2,1}}$</td>
<td>$e_7$</td>
<td>$LT^{3}_{y_7}$</td>
<td>$LT^{3}_{y_7}$</td>
</tr>
<tr>
<td>$e_3$</td>
<td>FSM$<em>1^{3,1}</em>{o_{1,1}}$</td>
<td>$LT^{3}_{y_3}$</td>
<td>$e_8$</td>
<td>FSM$<em>1^{3,1}</em>{o_{2,1}}$</td>
<td>$LT^{3}_{y_8}$</td>
</tr>
<tr>
<td>$e_4$</td>
<td>FSM$<em>2^{3,1}</em>{o_{2,1}}$</td>
<td>$e_9$</td>
<td>$LT^{3}_{y_9}$</td>
<td>$LT^{3}_{y_9}$</td>
<td></td>
</tr>
<tr>
<td>$e_5$</td>
<td>$LT^{3}_{x_5}$</td>
<td>FSM$<em>2^{3,1}</em>{o_{2,1}}$</td>
<td>$e_{10}$</td>
<td>$LT^{3}<em>{y</em>{10}}$</td>
<td>$LT^{3}<em>{y</em>{10}}$</td>
</tr>
</tbody>
</table>
2.4. Inconsistency detection and elimination problem

Feasible test sequence generation is essential for assuring the proper operation and interoperability of different components in computer and communication systems. The use of formal description languages such as VHDL and Estelle enable the precise description of such systems and help minimize the implementation errors due to misinterpretations. However, the specifications written in VHDL and Estelle are often extended FSMs (EFSMs), making the inconsistency detection problem more complex than dealing with ordinary FSMs. In the earlier phases of this research, action and condition inconsistencies among the action and condition variables of the EFSM models were defined [81,82]. It has been shown that once the inconsistencies are eliminated, the existing FSM-based test generation methods can be used to generate feasible test sequences from the resulting consistent EFSM graphs.

The algorithms for the detection and elimination of inconsistencies in EFSM models utilize symbolic execution, linear programming, and graph splitting methods. After all inconsistencies are eliminated, all paths of the final resulting EFSM are feasible and can be used as an input to the FSM-based test generation methods. The basic concepts for the inconsistency elimination algorithms were outlined in Ref. [82], which were later generalized to include graphs with loops [25,77]. The formal descriptions of the inconsistency detection and elimination algorithms have been given in Refs. [25,26].

2.4.1. Action inconsistencies

If there is no solution for the set of equations formed by the actions of an edge \( e_i \) and the condition of another edge \( e_j \), where head\( (e_i) \) can be reached from tail\( (e_j) \) or vice versa, then the inconsistency is detected by the graph transformation applied to the graph of Fig. 7. Mandatory and optional edges appear in solid and dashed lines, respectively.

![Graph transformation applied to the graph of Fig. 7](image)

Legend:
- mandatory edge
- optional edge

**Table 2**

<table>
<thead>
<tr>
<th>Step</th>
<th>Edge</th>
<th>Input</th>
<th>Output</th>
<th>Step</th>
<th>Edge</th>
<th>Input</th>
<th>Output</th>
</tr>
</thead>
<tbody>
<tr>
<td>−1</td>
<td>e1.0</td>
<td>LT( x_1 )</td>
<td>FSM(<em>1)</em>( i_{o_1} )</td>
<td>8</td>
<td>e7.2</td>
<td>LT( x_7 )</td>
<td>LT( y_7 )</td>
</tr>
<tr>
<td>2</td>
<td>e5.1</td>
<td>LT( x_5 )</td>
<td>FSM(<em>1)</em>( i_{o_2} )</td>
<td>−9</td>
<td>e8.2</td>
<td>FSM(<em>1)</em>( i_{o_2} )</td>
<td>LT( y_8 )</td>
</tr>
<tr>
<td>−3</td>
<td>e3.1</td>
<td>FSM(<em>1)</em>( i_{o_1} )</td>
<td>LT( y_3 )</td>
<td>10</td>
<td>e7.0</td>
<td>LT( x_5 )</td>
<td>LT( y_5 )</td>
</tr>
<tr>
<td>−4</td>
<td>e6.0</td>
<td>LT( x_6 )</td>
<td>LT( y_6 )</td>
<td>−11</td>
<td>e5.0</td>
<td>LT( x_5 )</td>
<td>LT( y_5 )</td>
</tr>
<tr>
<td>−5</td>
<td>e7.0</td>
<td>LT( x_7 )</td>
<td>LT( y_7 )</td>
<td>−12</td>
<td>e9.0</td>
<td>LT( x_9 )</td>
<td>LT( y_9 )</td>
</tr>
<tr>
<td>−6</td>
<td>e2.0</td>
<td>LT( x_2 )</td>
<td>FSM(<em>2)</em>( i_{o_1} )</td>
<td>15</td>
<td>e10.0</td>
<td>LT( x_{10} )</td>
<td>LT( y_{10} )</td>
</tr>
<tr>
<td>−7</td>
<td>e4.3</td>
<td>FSM(<em>2)</em>( i_{o_2} )</td>
<td>FSM(<em>1)</em>( i_{o_2} )</td>
<td>14</td>
<td>e6.0</td>
<td>LT( x_6 )</td>
<td>LT( y_6 )</td>
</tr>
</tbody>
</table>
head(e_i) = tail(e_i), then the two edges of e_i and e_j are said to have an action inconsistency (for an edge directed from node v_a to node v_b, the head and tail nodes are defined as v_a and v_b, respectively).

For example, in Fig. 9, there is an action inconsistency between the action of e_1 and the condition of e_5 due to variable b.

In general, the effects of the edge actions on variables (i.e. variable modifications) can be represented as matrices. For an EFSM graph with m variables, var_1, var_2,..., var_m, a pair of matrices A(m x m) and B(m x 1) called the modification matrix and the modification vector, respectively, are defined. The accumulated effects of the actions in the paths leading to a node v_i can be represented by a set of Action Update Matrix pairs defined as

\[ \text{AUM}(v_i, J) = \{ A_{v_i,0}, B_{v_i,0}, A_{v_i,1}, B_{v_i,1}, \ldots, A_{v_i,J-1}, B_{v_i,J-1} \} \]  

where A_{v_i,k}, B_{v_i,k}, and J are the kth modification matrix, kth modification vector (0 ≤ k < J), and the number of AUM pairs associated with v_i, respectively. The symbolic values of a variable var, are represented in the rth rows in AUM(v_i, J). Only one AUM pair, where A and B are initialized to the identity matrix and to a zero vector, respectively, is created for the initial node.

The algorithm for detecting and resolving action inconsistencies can be summarized as follows:

- Determine the symbolic values of the variables at each node reached in the MBF (modified breadth-first) graph traversal.
- Pass the effect of actions onto the condition variables.
- For each node v_i, based on the symbolic values of the variables of running timers, determine the feasibility of each outgoing edge whose conditions use differently modified variables at v_i.
- For each action inconsistency, split the graph such that the two edges (with inconsistent actions and conditions) are placed in two different sub-graphs.

The number of AUM pairs associated with v_i solely depends on the number of different ways in which the actions of the edges leading to v_i modify variables. If the overall variable modifications of the actions of any two paths leading to v_i are the same, only one AUM pair is sufficient to account for the effects of the actions in the two paths. Therefore, only unique AUM pairs are associated with v_i (Section 2.4.3).

Symbolic execution is utilized in the construction of AUM pairs. When an action inconsistency is detected, the EFSM graph is split from the node where the conflict occurs. The analysis continues until all action inconsistencies are eliminated. By applying the algorithms in Refs. [25,26,77], the resulting EFSM graph after the action conflicts are eliminated is shown in Fig. 10.

2.4.2. Condition inconsistencies

After all action conflicts are eliminated from the EFSM graph, the next step involves the detection and elimination of condition inconsistencies. The edges e_i and e_j are said to have a condition inconsistency if there is no solution for the set of equations formed by the accumulated conditions of the edges of a sub-path e_1e_2...e_i and an edge e_j, where head(e_j) can be reached from tail(e_i) or head(e_j) = tail(e_i).

The process of condition inconsistency detection and resolution can be outlined as:

- Collect the accumulated conditions of the edges leading to v_i reached with the DF graph traversal.
- Based on the symbolic values of the variables, determine if there is an edge reachable from v_i whose condition(s) conflict with the ACM triplets of v_i.
- Upon finding two edges whose conditions conflict, split the graph and place the two edges in separate sub-graphs.

In Fig. 10, for example, there is a condition inconsistency between the edges of e_5(0) and e_4(1) since each edge requires
a conflicting value of variable \( c \). Fig. 11 shows the final consistent EFSM graph.

Since the conditions of the edges of a test sequence constitute a system of constraints, a simplified version of linear programming algorithms can be used in deciding whether a certain path predicate is feasible [11]. The edge conditions in a path from the starting node \( v_0 \) to a node \( v_i \) can be represented in matrices. A triplet of matrices are defined as \( C(m \times p), Op(p \times 1) \), and \( D(p \times 1) \), where \( m \) is the number of variables, \( p \) is the number of conditions in the path from \( v_0 \) to \( v_i \). \( C \) is the coefficient matrix, \( Op \) is the operator vector containing the relations of \( =, \lt, \gt \), etc., and \( D \) is the scalar vector containing the scalar values of the conditions in the path.

The AUM pairs discussed in Section 2.4.1 are applied to the edge conditions of the EFSM graph as follows. A single condition of an edge \( e_r = (v_i, v_j) \) is in the form of \( C \hat{V}(Op)D \).

The condition of \( e_r \) will be modified based on the symbolic values of the variables \( var_0 \) through \( var_{m-1} \), which are represented by the AUM(\( v_i, J \)). The current values of the variables including all the modifications represented by an AUM pair of \( v_i \) are in the form of \( \hat{V} = A_{v_i,k} \hat{V} \). Substituting \( \hat{V} \) values in an edge condition will result in \( C(A_{v_i,k} \hat{V} + B_{v_i,k})(Op)D \), which simplifies as \( EV(Op)f \), where \( E = CA_{v_i,k} \) is an \( m \)-element vector and \( f \) is a scalar. An edge \( e_r = (v_i, v_j) \) whose condition is infeasible based on the AUM pairs of \( v_i \) is deleted from the graph. The values assumed by the variables used in the condition of \( e_r \) can be determined from

\[
C \hat{V} = C(A_{v_i,k} \hat{V} + B_{v_i,k})
\]

(9)

where \( C \) is the coefficient matrix for the condition of \( e_r \) and \( 0 \leq k < J \), where \( J \) is the number of AUM pairs associated with \( v_i \).

The accumulated different conditions of the paths leading to \( v_i \) can be represented by a set of Accumulated Condition Matrix (ACM) triplets: ACM(\( v_i, J \) = \( (C_{v_i,0}, Op_{v_i,0}, D_{v_i,0}); C_{v_i,1}, Op_{v_i,1}, D_{v_i,1}); \ldots; C_{v_i,j-1}, Op_{v_i,j-1}, D_{v_i,j-1}) \), where \( C_{v_i,k}, Op_{v_i,k}, D_{v_i,k} \), and \( J \) are the \( k \)-th coefficient matrix, \( k \)-th operator matrix, \( k \)-th scalar value matrix \( (0 \leq k < J) \), and the number of the ACM triplets associated with \( v_i \), respectively.

2.4.3. Complexity of algorithms

The action inconsistency detection and elimination algorithms use a two-phase modified breadth-first graph traversal, called P1-MBF and P2-MBF. P1-MBF is the main graph traversal from which P2-MBF may be invoked multiple times. During the condition inconsistency...
detection phase, the graph is traversed in a regular depth-first manner.

The complexity of the action inconsistency detection and elimination is contributed by a two-phase MBF graph traversal and constructing the number of AUM pairs for each node, for each edge for each AUM pair.

The complexity for the two-phase MBF graph traversal is \(O(E^2)\) \[22\]. For each node \(v_i\), the number of AUM pairs is \(\sum_{j=1}^{n-1} |E_{v_i,v_j}| \times |\text{AUM}(v_j,J)|\) (where \(|E_{v_i,v_j}|\) is the number of edges from \(v_i\) to \(v_j\)).

The complexity for the condition inconsistency detection and elimination is bounded by the number of AUM pairs of each node and executing the linear programming for each edge. A simplified version of linear programming, which is used to eliminate infeasible conditions, takes \(\min(m^2, S^2)\) steps where \(m\) is the number of variables and \(S\) is the number of constraints \[1\].

The inconsistency detection and elimination algorithms are designed such that each graph split affects only a portion of the EFSM graph (rather than the entire graph). Therefore, the growth of the EFSM graph for resolution of each action/condition inconsistency is bounded by the size of the subgraphs involved in this specific conflict.

The inconsistency elimination algorithms do not change the basic properties of the original EFSM graph, but rather place the edges whose actions and/or conditions are conflicting into separate subgraphs \[25,26,77\]. Among these subgraphs there are no paths (except through the initial node, which requires re-initializing the variables of the EFSM). Therefore, when all the inconsistencies are eliminated, all feasible paths in the original EFSM graph are maintained in the final conflict-free graph.

Since, for general software, the inconsistency removal problem is equivalent to the *halting problem*, it is undecidable for the general case, yielding an exponential growth of the final conflict-free graph size. However, to limit the problem scope to those features common to most communication protocols, several simplifying assumptions are adopted in Ref. \[25\] such as linearity of all actions and conditions, and lack of recursive functions and of syntactically endless loops.

With the help of these assumptions, the loops can be handled by the conflict resolution algorithms as discussed in Ref. \[25\]. In addition, as mentioned above, the algorithms take advantage of localized inconsistencies by splitting only the portions of the graph. Furthermore, in the augmented algorithms, \(G'\) will only be split because of the inconsistencies among variables for timers that are active in specific subgraphs. In other words, any condition or action using timer variables for inactive timers will not cause an
inconsistency, and thus will not contribute to the growth of the graph. This methodology has been applied to two real-life protocols, resulting in conflict-free graphs that did not grow exponentially (Section 4).

2.4.4. The conflicting timers problem

To ensure feasibility of tests in a laboratory, automated test generation for network protocols with timer requirements must consider conflicting conditions based on a protocol’s timers. The conflicting timers problem is a special case of the inconsistency detection and elimination problem. There are two simplifying features of the conflicting timers problem: (1) timer-related variables are linear, and (2) the values of time-keeping variables implicitly increase with time. The original inconsistency elimination algorithms [25,26,77,82] are thus augmented to make them more efficient for the EFSM models with timer variables.

Suppose that a protocol specification defines a set of timers $K = \{tm_1, \ldots, tm_K\}$, such that a timer $tm_j$ may be started and stopped by arbitrary transitions defined in the specification. Each timer $tm_j$ can be associated with a Boolean variable $T_j$ whose value is true if $tm_j$ is running, and false if $tm_j$ is not running. It is also described by time-keeping variable $f_j$ that measures the time since a timer is activated. Let $\phi$ be a time formula obtained from variables $T_1, \ldots, T_k$ by using logical operands $\land, \lor, \neg$. Suppose that a specification contains transitions with time conditions of a form ‘if $\phi$’ for some time formula $\phi$. It is clear that there may exist infeasible paths in an FSM modeling a protocol, if two or more edges in a path have inconsistent conditions.

For example, for transitions $e_1 : \neg T_1 \land \neg T_2 \land \neg T_3$ then $\{w_1\}$ and $e_2 : \neg T_1 \land \neg T_2 \land T_3$ then $\{w_2\}$, a path $(e_1, e_2)$ is inconsistent unless the action of $w_1$ in $e_1$ sets $T_3$ to false (which happens when timer $tm_3$ expires in transition $e_1$).

Our ATIRP research developed a new model for testing real-time protocols with multiple timers [34], which captures complex timing dependencies by using simple linear expressions involving timer-related variables. The model, specifically designed for testing purposes, avoids performing a full reachability analysis and significantly limits the explosive growth of the number of test scenarios. These goals are achieved by incorporating certain rules for the graph traversal without reducing the set of testable transitions. The technique also models a realistic testing framework in which each I/O exchange takes a certain time to realize, and a tester has an ability to turn timers on and off in arbitrary transitions and to algorithmically find proper timeout settings.

The augmented inconsistency removal algorithms differ from the original ones (Sections 2.4.1 and 2.4.2) as follows. In a generic EFSM model, all variables are treated equally. However, in the model presented in this paper, a relationship between Boolean $T_j$ and time-keeping variable $f_j$ (for timer $tm_j$) is exploited to prevent unnecessary growth of the state space of $G'$. In the original algorithms, when variable $x$ is used in actions of edges incoming to $v_p$, but is not used in conditions of edges reachable from $v_p$, vertex $v_p$ and the following graph are not split.

This rule cannot be used in the model presented here in its original form because, for each timer $tm_j$, $f_j$ is used in actions and conditions of all edges. Therefore, splits would occur every time. However, $f_j$’s value is significant only if $T_j$ is 1 (we will say that $f_j$ is either active or inactive). The edge conditions (derived from those in Section 2.4.2) in the model are defined so that each component involving inactive $f_j$ would evaluate to true all the time. Thus, inactive $f_j$ cannot create any inconsistencies, and its component can be pruned from a condition. The rule for identifying an inconsistency should be modified as follows: when variable $x$ is used in actions of edges incoming to $v_p$, and either (1) $x$ is not used in conditions of edges reachable from $v_p$, or (2) $x$ is used in these conditions, but it is inactive in $AUM(v_p)$, vertex $v_p$ and the following graph are not split.

In the test cases delivered to CECOM (Section 4), conflicting conditions based on 188-220’s timers are resolved by manually expanding EFSMs based on the set of conflicting timers. This procedure results in test sequences that are far from minimum-length. The technique presented here allows us to automatically generate conflict-free test sequences for 188-220. The software implementation of these algorithms developed within ATIRP is described in Section 3.

2.5. Related work

Test generation from EFSM models has been an active research area. Sarikaya et al. used the functional program testing approach to generate test sequences from the EFSMs [64]. Software data flow testing approaches have been used to generate tests for the communication protocols [71–73]. Ural applied the all-uses [73,61] criterion, used for testing software written in block structured programming languages, to Estelle [13,14] specification of protocols. Miller and Paul [55] introduced a method to generate tests for both control and data for EFSM models. Chanson and Zhu [17] proposed a test generation method which considers both the control flow and data aspects of the EFSM models. Lee and Yannakakis [50] provided a method to convert a class of EFSMs, where input variables are assumed to have finite domains, into equivalent FSMs. For a restricted class of LOTOS expressions, called P-LOTOS, Higashino and Bochmann propose a method that provides solutions to a set of interrelated problems such as the test case derivation and the detections of nonexecutable branches, deadlocks, and nondeterminism [36].

Although these methods made significant contributions towards the test generation from the EFSMs, the inclusion of infeasible paths in the test sequences may be inevitable since the underlying models are EFSMs. Therefore, without a proper analysis of the interdependencies among the variables used in the actions and conditions of the EFSMs,
considerable effort may be wasted on test generation since the infeasible portions of these test sequences will be discarded later.

Among the reported techniques for testing protocols with timers, some produce a prohibitively large number of test cases [16,65], which reduces their practical applicability. Other approaches [24,28] sample the time space with random granularity, which, unfortunately, is not necessarily associated with the real transitions’ duration defined by the specification. In other methods, when the order of possible timer expirations is not known, undesirable nondeterminism and infeasible test cases may be introduced [45]. Some test generation algorithms may take an unacceptably long time to terminate for real-life protocols because many test sequences may be generated before the one verified as executable is found [37].

3. Software for automated test generation

The process of generating tests involved the development of two systems of software: (1) efsm2fsm-rctp, and (2) INDEEL. These two systems are now described in turn.

3.1. efsm2fsm-rctp

Fig. 12 depicts the major software components that were developed to generate test sequences from an EFSM [29].

The software contains two packages: (1) efsm2fsm, and (2) rctp. The former was designed and implemented at UD. The latter was based on the software written at CCNY, which originally was able to handle graphs of at most 100 transitions in a plain input/output format, without any of the additional parameters specifically required for 188-220B tests. This component was enhanced to generate tests for 188-220B for a proprietary CECOM’s format. Also, the software was significantly redesigned to process large graphs (1000s of transitions), which enabled its application to more complex real-life protocols. For the details on the tools’ configuration [4].

3.1.1. efsm2fsm

efsm2fsm takes a protocol’s EFSM representation as input and performs its expansion to an FSM. Each EFSM’s transition is associated with the following parameters: transition name in the Estelle specification, transition description, start and end states, input and output names, numerical values specifying the corresponding fields in 188-220B’s PDUs, and changes in the variables’ values (i.e. start and end configurations). To express the start and end configurations, a simple notation was defined. In the potential future work on this package, it is essential that this notation be replaced with a different one, which should be more expressive and flexible.

To facilitate creating the input to efsm2fsm, spontaneous transitions are allowed to be specified in the input EFSM. These transitions are then concatenated with regular transitions (i.e. triggered by an external input) to eliminate spontaneous transitions from the resulting FSM. This procedure can be briefly described as follows. Suppose that in a path

\[ v_0 \rightarrow v_1 \rightarrow v_2 \cdots v_{i-1} \rightarrow v_i \rightarrow v_{i+1} \rightarrow \cdots v_n \]

(10)

where \( v_i \) and \( t_i \) denote a state and a transition, respectively. \( t_1 \) is regular and \( t_2, \ldots, t_n \) are spontaneous. Then transitions \( t_1, \ldots, t_n \) are concatenated into a single transition \( t \) from state \( v_0 \) to state \( v_n \). Their inputs, outputs, and other parameters are combined and associated with transition \( t \). States \( v_2, \ldots, v_{n-1} \) are marked as temporary, and subsequently removed from the FSM along with their outgoing transitions.

After the expansion to an FSM, transitions that are equivalent from a testing point of view could be identified, leading to a minimum-cost test sequence covering at least one transition from each equivalence class. However, building such a test sequence is NP-hard [29]. Therefore, simple heuristics bringing about 20–30% reduction in the number of transitions were implemented.

It is possible to manually prepare the input file for the package such that an EFSM’s states are divided into two groups: (1) states with no inputs buffered, and (2) states with one input buffered at a semicontrollable interface. Then semicontrollable interfaces can be utilized for certain simplified cases such as using the 188-220B Intranet layer for indirect testing of 188-220B Datalink layer (in these tests, only one semicontrollable interface is used with a small number of semicontrollable inputs). A self-loop repetition constraint can be taken into account for the case of self-loop state verification sequences.

To run the package for a protocol’s EFSM specified in file protocol.efsm, the following command must be used:

\[ efsm2fsm protocol.efsm [-options] \]

This software’s development took a substantial amount of time, which could be reduced if a user-friendly front-end was available to help protocol designers generate the input.

Fig. 12. Software for automated test generation.
producing two files protocol.fsm and protocol.stat. The former contains the output FSM. All information associated with transitions in the input EFSM is preserved. This enables the rept package to populate the fields defined in the CECOM’s proprietary format for test sequences. The latter file contains statistics such as the number of states and transitions in the EFSM/FSM, and the percentage effectiveness of the reduction heuristics.

Note that the original EFSM to FSM conversion technique implemented should be replaced by the application of the inconsistency elimination algorithms implemented in INDEEL (Section 3.2). Using INDEEL to eliminate inconsistencies results in a conflict-free EFSM that is significantly smaller than the FSM.

3.1.2. rept

The FSM produced by fsm2fsm is then fed to rept, which builds a corresponding directed graph representation of G. Then, network flow techniques are applied to find a rural symmetric augmentation of G as G'. Finally, rept finds an Euler tour of G', and outputs to a file a resulting test sequence conforming to the CECOM’s proprietary format. It is proven [29] that if G has either a reset capability or self-loop property (as defined by Aho et al. [2]), an Euler tour always exists for G'.

Suppose that protocol.fsm is an input file containing a protocol’s FSM. Then the following command runs the package:

rept [-cecomi:plain] protocol.fsm output_file

where plain option refers to a plain input/output file format. protocol.fsm file in plain format can be prepared manually. The cecom option selects test generation in the CECOM format. In this case, the input file protocol.fsm should be generated by the fsm2fsm package. The tests are stored in the number of files named protocol.i, where i is the index of a test group.

3.2. INDEEL: software for inconsistency detection and elimination

A software package, called INDEEL (INconsistencies Detection and Elimination), has been implemented at CCNY based on the inconsistency elimination algorithms given in Refs. [25,26,77]. As part of the ongoing collaboration between the CCNY and the UD, the application of these algorithms has been extended to generate test sequences for the protocols with conflicting timers such as 188-220.

INDEEL contains 15,000 + lines of algorithmic C code. As its input, the software reads a user specified file containing the description of an EFSM graph with the following properties:

- If the specification contains function calls, they can be described within the process with a simple transformation.
- Pointers, recursive functions, and syntactically endless loops are assumed not to be present in the specification.
- All conditions and actions are linear.

Overall complexity of the algorithms used in INDEEL were discussed in Section 2.4.3. INDEEL uses an iterative approach: every time an action or condition inconsistency is detected and eliminated, an intermediate output graph is generated in a file, using the same format as in the input file. This intermediate output file then becomes the new input file to INDEEL for continued analysis. This iterative procedure is repeated until the graph becomes free of inconsistencies. The intermediate and the final output graphs are provided as files.

INDEEL starts its analysis by considering the action inconsistencies; it then proceeds to the detection and elimination of the condition inconsistencies (if any). During the analysis of the action inconsistencies, INDEEL constructs a set of Action Update Matrix (AUM) pairs for each node. The AUM pairs represent the effects of the actions of the traversed edges leading to a given node vi. Similarly, the accumulated different conditions of the paths leading to vi can be represented as a set of Accumulated Condition Matrix (ACM) triplets containing the coefficients, operators, and constants of the edge conditions.

To reduce the space complexity, during the AUM and ACM constructions, the software uses a single matrix called path_matrices in which the numbers of the edges in the paths from the initial node to vi are stored.

4. Technology transfer results

Using research results from Section 2, and software as described in Section 3.2, UD and CCNY collaborated with CECOM to generate tests for the SAP components of 188-220’s Data Link Layer Classes A and C. Table 3 shows

<table>
<thead>
<tr>
<th>Test set</th>
<th># of states</th>
<th># of transitions</th>
<th># of test steps</th>
</tr>
</thead>
<tbody>
<tr>
<td>Class A Type 1 service</td>
<td>General behavior</td>
<td>298</td>
<td>799</td>
</tr>
<tr>
<td>Precedence</td>
<td>303</td>
<td>401</td>
<td>1316</td>
</tr>
<tr>
<td>Multidestination</td>
<td>112</td>
<td>119</td>
<td>1450</td>
</tr>
<tr>
<td>Class C Type 1 service</td>
<td>General behavior</td>
<td>298</td>
<td>799</td>
</tr>
<tr>
<td>Precedence</td>
<td>193</td>
<td>357</td>
<td>1314</td>
</tr>
<tr>
<td>Multidestination</td>
<td>112</td>
<td>119</td>
<td>1450</td>
</tr>
<tr>
<td>Class C Type 4 service</td>
<td>General behavior</td>
<td>235</td>
<td>925</td>
</tr>
<tr>
<td>outstanding frames</td>
<td>48</td>
<td>172</td>
<td>264</td>
</tr>
<tr>
<td>Multidestination</td>
<td>112</td>
<td>119</td>
<td>1450</td>
</tr>
</tbody>
</table>
the sizes of the expanded EFSMs and the tests that were generated from them. For example, the precedence tests set for Class A-Type 1 Service was based on an expanded EFSM of 303 states and 401 transitions. The minimum-length test sequence generated for this machine consists of 1316 input/output pairs covering every transition in the expanded EFSM at least once.

Fig. 13 shows a sample of the delivered test scripts. The figure depicts the test group #92 from Datalink Class A-Type 1 service tests. Each test group is a subsequence of a full test sequence that starts and ends in the initial state. In the first step, the technique of utilizing semicontrollable interfaces presented in Section 2.3 is used. The lower tester sends a packet with three destination addresses: IUT-addr, des-addr_1, and des-addr_2. The setting Relay = Yes in the INTRANET clause tells the first addressee, i.e. the IUT, to relay the packet to the two remaining addresses. As a result, the IUT sends a packet with its address as a source, and des-addr_1 and des-addr_2 as destinations, as if it were originated by the IUT’s Intranet Layer. In the second and third steps, the IUT’s packet sent in the first step is acknowledged by des-addr_2 and des-addr_1, respectively. Each test step is further annotated with the test description, the number of the corresponding Estelle transition(s), and the appropriate section(s) from the 188-220 official document.

The implementations of 188-220 from several manufacturers are being tested at CECOM. The tests generated by the UD and CCNY team have uncovered several implementation errors, including lack of mandatory capabilities in

---

Fig. 13. A sample of test scripts delivered to CECOM.
5. Conclusions: improvements to protocol development process

5.1. Integration of Estelle into system development

Traditional sequential process of system development is known to be inefficient since it allows unnecessary duplication and does not facilitate tracking of rapidly changing technology. With 188-220 as a critical component, a synergistic framework for C^4I (Command, Control, Communications, Computers, and Intelligence) systems development has been established [27] (Fig. 14). It combines several parallel activities: developing protocol standards and specifications, formally specifying protocols in Estelle, building conformance tester hardware and software, ‘field testing’, modeling and simulation, as well as resolving and documenting the solutions to standards-related technical issues by the Joint CNR Working Group. (WG participants include representatives from DoD services/agencies, industry, and academia.)

Estelle [40] was selected as the FDT for specifying 188-220 protocol suite for a number reasons. The language is supported by a set of tools combined in the Development Toolset (EDT) [11] (accessible through http://www-lor.int-evry.fr/edt/), which is composed of a simulator/debugger with a Message Sequence Chart trace generator, a Universal Generator (test drivers generator, decompiler, distributed specification generator-splitter), a state/event tables generator, a browser, a pretty printer, and a graphical editor [66]. More than 30 universities, research centres and industrial laboratories around the world are licensed to use the EDT tools, including: University of Delaware (USA), Concordia University (Canada), Centro Studi e Laboratori Telecomunicazioni (Italy), Joint Interoperability Test Command-Open Systems Environment Test Laboratory (Ft. Huachuca, Arizona, USA).

Using formal methods as part of this process helped create a high quality protocol standard, which is robust and efficient. Due to the structured nature of Estelle, the specification process progressed at an accelerated pace compared to the other standards. 188-220 was completed on time, setting a rare example in the protocol standards arena.

The existence of a formal specification allowed the researchers at UD and CCNY to extract modeling information in order to solve a number of theoretical problems. This resulted in the development of new testing methodologies. By applying these new results, the conformance tests for 188-220 were generated while the protocol was still evolving. Performing initial conformance tests on prototypes uncovered several interoperability errors early in the development process. Following this success of the 188-220 development, the synergistic efforts to develop C^4I systems with the help of formal methods serves as a model for DoD standards process and development for the future [27].

5.2. Advantages of formal methods in eliminating protocol errors

In addition to the vagueness introduced by a natural language description, ambiguities and contradictions are difficult to detect when related protocol functionalities are defined in different document sections separated by several pages of unrelated text. Such problems are eliminated in a formal Estelle specification. All actions in a particular context are defined in one place within the Estelle specification. The specifications make the conditions for state transitions explicit through Estelle constructs. Indeed, the very process of creating these constructs enables formal specifiers to detect some of these types of ambiguities which are difficult to see in normal reading of a document written in English.

5.3. Observations on applicability of formal methods

As concluding remarks for this paper, we report the following observations based on our experience during the formal specification and test generation for 188-220.

The develop an Estelle formal specification of a protocol, we must not only define its architecture and interface components (e.g. as in Figs. A2 and A3 for 188-220), but we must also carefully specify the behavior of each module of these components. This definition, achieved through the creation of EFSMs, is the most difficult and time-consuming step of creating a formal specification. A syntax-directed editor improves the readability for testers who are not FDT-trained; also it is useful in writing non-trivial specifications. Moreover, the modeling and specification languages, such as SDL [38,39] and UML [58], enjoy widespread industrial popularity, partially due to their standard graphical representation and readily available commercial tools. Once all states and transitions of a protocol (including inputs and outputs) are finalized, the writing of the Estelle code itself is fast and straightforward.
Since 188-220 is a multilayer, multifunction protocol of a considerable size and complexity, manual generation of conformance test sequences would be both inefficient and ineffective. As seen from Table 3, the tests already delivered to CECOM contain approximately 10,000 test steps. It is clear that manually generating test sets of this size from the protocol textual description is not a trivial task.

A number of conformance test generation techniques have been proposed [2,8,10,55,62,64,69,72], each of which is expected to give better results for a certain class of protocol specifications depending on the nature and size of the protocol. The experience obtained in generating tests for 188-220 suggests that to successfully test today’s complex protocols by using formal methods, an ideal test generation tool should support multiple test generation techniques [50]. They can range from Postman tours [2] or fault-oriented tests [84,86] for midsize protocols when the number of states ranges on the order of thousands, to guided random walk approaches [48,87] for larger protocols when the number of states ranges in the tens of thousands.

The state explosion problem has been a major issue for generating FSM models out of EFSM representations of protocols [19,60,85,86]. One common procedure for converting EFSMs into FSMs simultaneously performs reachability analysis and online minimization [19,49]; this conversion is based on combining equivalent states [63] using bisimulation equivalence [56]. Another approach proposes the elimination of inconsistencies in EFSM models [75,76]. Efficient algorithms such as these should be implemented in any test generation tool using FSM models. If the final FSM model is not confined to a manageable size, the test sequences generated from it will be infeasibly long regardless of the test generation method.

Finally, a test house may require its own proprietary format for the executable tests. Although TTCN is accepted as input by many test tools, a proprietary test format may be preferable for a given protocol if this format is more readable by testers, or is simpler to parse by software tools. The output of a test generation tool should be easily customizable for a particular format, possibly by using simple application generators.

Acknowledgements

This work was supported by the US ARO (DAAH04-94-G-0093), and prepared through collaborative participation in the Advanced Telecommunications/INFO Dist'n Research.
Appendix A. Estelle specification of MIL-STD 188-220

The Protocol Engineering Lab researchers at UD used Estelle to specify parts of the 188-220 protocol suite [3,23, 15,54]. 188-220, originally developed in 1993, evolved to 188-220A with substantial new functionality, including support for new radio technology and integration with Internet protocols (commercial IP, TCP, and UDP at the network and transport layers). Version 188-220B, whose architecture is depicted in Fig. A1, describes the protocols needed to exchange messages using Combat Network Radio (CNR) as the transmission media. These protocols include the physical, data link and part of the network layer of the OSI model. The protocols apply to the interface between host systems and radio systems. Hosts usually include communications processors or modems that implement these lower layer protocols. The unshaded portions of Fig. A1 indicate those protocols and extensions that were developed specifically for use with CNR.

MIL-STD-188-220 Datalink layer specifies several service types, each intended to handle different types of traffic with different quality of service (QoS) demands. A 188-220 station can actually process several different types of traffic simultaneously (and almost orthogonally). MIL_STD-188-220 Network Layer consists of Internet (IP) Layer, Subnetwork Dependent Convergence Function (SNDCF), and Intranet Layer. The Intranet Layer has been dedicated to routing intranet packets between a source and possibly multiple destinations within the same radio network. The Intranet Layer also accommodates the rapid exchange of topology and connectivity information-each node on the radio network needs to determine which nodes are on the network and how many hops away they are currently located.

A.1. Intranet layer architecture

Fig. A2 shows the interface and general architecture of the Network layer. The architecture represents the protocol stack at a single station, as well as an interface with ‘operator module’ which can interact with several different layers in the stack. The operator module abstracts the link layer’s interactions with both a human operator and a system management process.¹

Fig. A3 shows the internal structure of the Intranet Layer. The two main Intranet Layer functionalities, Source Directed Relay (SDR) and Topology Update exchange

¹ Note that the numbers in Figs. A2 and A3 refer to interactions, and are consistent throughout the figures (e.g. number 12 refers to OP-min-update-per in all three figures).
(TU), were encapsulated in separate component modules of the Intranet Layer module. This simplifies the design of the FSMs that model the entire layer, and also allows for generating test cases for each functionality separately.

The SDR module receives IL.Unitdata_Reg messages through SnDCF3AP interaction point. It starts/stops a varying number of END_END_ACK timers, one for each IP packet that has been sent but not yet acknowledged. The TU module interacts with the SDR module by notifying it of any topology changes that take place dynamically. The TU module communicates with two timers: Topology_Update_TIMER and Topology_Update_Request_Timer. The former is started after a topology update message is sent by the station. According to 188-220A, a station is not allowed to send another topology update message until the timer expires. The latter performs the same role for topology update request messages.

Both SDR and TU modules can send and receive messages from the datalink layer through their lower_mux interaction points—the messages from the two modules are multiplexed by the parent Intranet Layer module. A peer operator or management component is connected directly to the Topology Update module and can set parameters that are relevant in topology update mechanism. Part of the diagram inside the dash-lined rectangular contains modules that handle XNP procedures: joining and leaving the net with either centralized or distributed control, and parameter update requests.

References


