## Room temperature operation of epitaxially grown Si/Si<sub>0.5</sub>Ge<sub>0.5</sub>/Si resonant interband tunneling diodes

Sean L. Rommel, Thomas E. Dillon, M. W. Dashiell, H. Feng, J. Kolodzey, and Paul R. Berger<sup>a)</sup> Department of Electrical and Computer Engineering, University of Delaware, Newark, Delaware 19716-3130

Phillip E. Thompson and Karl D. Hobart Naval Research Laboratory, Washington, D.C. 20375-5347

Roger Lake, Alan C. Seabaugh, Gerhard Klimeck,<sup>b)</sup> and Daniel K. Blanks *Applied Research Laboratory, Raytheon Systems Company, Dallas, Texas 75243* 

(Received 1 June 1998; accepted for publication 11 August 1998)

Resonant interband tunneling diodes on silicon substrates are demonstrated using a Si/Si<sub>0.5</sub>Ge<sub>0.5</sub>/Si heterostructure grown by low temperature molecular beam epitaxy which utilized both a central intrinsic spacer and  $\delta$ -doped injectors. A low substrate temperature of 370 °C was used during growth to ensure a high level of dopant incorporation. A B  $\delta$ -doping spike lowered the barrier for holes to populate the quantum well at the valence band discontinuity, and an Sb  $\delta$ -doping reduces the doping requirement of the *n*-type bulk Si by producing a deep  $n^+$  well. Samples studied from the as-grown wafers showed no evidence of negative differential resistance (NDR). The effect of postgrowth rapid thermal annealing temperature was studied on tunnel diode properties. Samples which underwent heat treatment at 700 and 800 °C for 1 min, in contrast, exhibited NDR behavior. The peak-to-valley current ratio (PVCR) and peak current density of the tunnel diodes were found to depend strongly on  $\delta$ -doping placement and on the annealing conditions. PVCRs ranging up to 1.54 were measured at a peak current density of 3.2 kA/cm<sup>2</sup>. © *1998 American Institute of Physics.* [S0003-6951(98)04841-4]

Recent demonstrations of high speed and low power resonant tunneling diode/transistor circuits<sup>1-3</sup> have shown how the tunnel diode can boost the performance of a transistor technology. The utility of the tunnel diode has been realized since the early nineteen sixties,<sup>4</sup> but today tunnel diodes are used only in discrete form and for niche applications, such as high speed pulse and edge generation.<sup>5</sup> The drawback to the tunnel diode has long been the difficulty in controlling peak current<sup>6</sup> and the lack of an integrated circuit process.<sup>4</sup> This letter demonstrates Si/Si<sub>0.5</sub>Ge<sub>0.5</sub>/Si resonant interband tunneling diodes (RITD). The diodes studied were fabricated using molecular beam epitaxy (MBE) and incorporated a device structure suitable for integration with complementary metal-oxide-semiconductor (CMOS) or Si/ SiGe heterojunction bipolar technology. With this type of device it appears that the performance benefits of an integrated Si tunnel diode/transistor technology can now be explored. The five key points to this SiGe RITD design are: (i) an intrinsic tunneling barrier, (ii)  $\delta$ -doped injectors, (iii) offset of the  $\delta$ -doping planes from the heterojunction interfaces, (iv) low temperature molecular beam epitaxial growth (LT-MBE), and (v) postgrowth rapid thermal annealing (RTA) for dopant activation and/or point defect reduction.

The benchmark room temperature peak-to-valley current ratio (PVCR) for alloyed Esaki tunnel diodes in  $Si^7$  is about 4.0 and in Ge<sup>8</sup> is 8.3. However, the benchmark in epitaxially grown Si-based tunnel diodes is a PVCR of only 1.2 for a resonant tunneling diode which employed a relaxed buffer

layer.<sup>9</sup> But, the highest reported PVCR of any tunnel diode (144) used an RITD configuration in the InGaAs/InAlAs material system.<sup>10</sup> Schematic diagrams of the RITDs examined in this study are shown in Fig. 1. The diodes studied here are similar to an RITD embodiment originally proposed by Sweeny and Xu,<sup>11</sup> making use of Sb and B  $\delta$ -doping planes, and the Si/SiGe valence band discontinuity to achieve confined states. Figure 1(a) shows one configuration of the RITD, TD1, which employed a 4 nm undoped Si<sub>0.5</sub>Ge<sub>0.5</sub> tunneling barrier and  $\delta$ -doping planes at the Si/SiGe heterointerface. Figure 1(b) shows another configuration, TD2, which was identical to TD1 described above, except that both  $\delta$  doping planes were offset from the Si/SiGe heterointerface with 1 nm of undoped Si on either side of the Si<sub>0.5</sub>Ge<sub>0.5</sub> tunneling barrier.

The variation in  $\delta$ -doping placement between TD1 and TD2 was chosen because of two issues relevant to the RITDs of this study: the effects of growth interruption and dopant outdiffusion. A  $\delta$ -doped layer is in essence a stop growth.

|                                                  | 100 nm n+ Si (Sb doped)                          |  |
|--------------------------------------------------|--------------------------------------------------|--|
| 100 nm n+ Si (Sb doped)                          | Sb delta-doping plane                            |  |
|                                                  | 1 nm undoped Si                                  |  |
| Sb delta-doping plane                            | 4 nm undoped Si <sub>0.5</sub> Ge <sub>0.5</sub> |  |
| 4 nm undoped Si <sub>0.5</sub> Ge <sub>0.5</sub> | 1 nm undoped Si                                  |  |
| B delta-doping plane                             | B delta-doping plane                             |  |
| 100 nm p+ Si (B doped)                           | 100 nm p+ Si (B doped)                           |  |
| p+ Si substrate                                  | p+ Si substrate                                  |  |
| (a)                                              | (b)                                              |  |

FIG. 1. Schematic diagrams of the basic Si/SiGe/Si RITD structures. The tunneling barrier of TD1 (a) was 4 nm undoped Si<sub>0.5</sub>Ge<sub>0.5</sub>. The tunneling barrier of TD2 (b) repeated TD1 except for an additional 1 nm of undoped Si on either side of the Si<sub>0.5</sub>Ge<sub>0.5</sub>.

<sup>&</sup>lt;sup>a)</sup>Author to whom correspondence should be addressed. Electronic mail: pberger@ee.udel.edu

<sup>&</sup>lt;sup>b)</sup>Present address: Jet Propulsion Laboratory, Pasadena, CA 91106-8099.

TABLE I. Summary of the room temperature I-V characteristics of Si/Si<sub>0.5</sub>Ge<sub>0.5</sub>/Si RITDs illustrating the peak voltage, peak current density, and PVCR for TD1 and TD2, and from mesa diodes of varying diameters. Results from the best devices are presented.

| Sample | Diode         | Peak<br>Voltage (V) | Peak current<br>Density (A/cm <sup>2</sup> ) | PVCR       |
|--------|---------------|---------------------|----------------------------------------------|------------|
| number | Diameter (µm) | 700/800 °C          | 700/800 °C                                   | 700/800 °C |
| TD1    | 18            | 0.35/0.12           | 2150/220                                     | 1.21/1.04  |
|        | 50            | 0.55/0.25           | 1720/180                                     | 1.18/1.04  |
|        | 75            | 0.68/0.36           | 1490/470                                     | 1.11/1.35  |
| TD2    | 18            | 0.34/0.16           | 3230/520                                     | 1.54/1.18  |
|        | 50            | 0.87/0.38           | 2870/430                                     | 1.52/1.26  |
|        | 75            | 1.21/0.52           | 2690/470                                     | 1.48/1.30  |

Stop growths are commonly employed to smoothen the growth front profile and reduce heterojunction roughness.<sup>12,13</sup> During a stop growth, the growth rate drops considerably, but the impurity accumulation rate rises dramatically, which has been shown to quench quantum well photoluminescence.<sup>13</sup> Also, dopant outdiffusion from the  $\delta$ doped spike is expected to be preferentially oriented towards the undoped central Si<sub>0.5</sub>Ge<sub>0.5</sub> spacer, rather than the highly doped outer Si injector layers, due to the concentration gradient. Furthermore, Sb diffusion<sup>14,15</sup> has been shown to be enhanced with increased Ge content whereas B diffusion<sup>16</sup> has been shown to be suppressed with the addition of Ge. Thus, the placement of the  $\delta$ -doped layers offset from the Si<sub>0.5</sub>Ge<sub>0.5</sub> spacer using undoped Si in TD2 was expected to minimize these effects and to provide a higher quality tunneling barrier with reduced defects and higher PVCR. The data presented in this study supports this supposition (see Table I).

It is well known that dopants such as Sb can segregate during MBE growth, yielding undesirably broadened  $\delta$ doping profiles. Hobart *et al.* found that dopant segregation could be suppressed by lowering the growth temperature.<sup>17</sup> Provided the layers are sufficiently thin, crystalline growth has been shown to occur even for extremely low temperatures (150 nm at 325 °C is a typical thickness).<sup>18</sup> A short postgrowth anneal has been shown to be sufficient to activate the dopants and also to anneal out point defects.<sup>19</sup> Therefore, in order to maximize the degeneracy of the  $\delta$ -doping and bulk doping levels of the diodes in this study, a low substrate temperature of 370 °C was chosen with the understanding that an increase in point defect density might accompany the elevated doping levels.

Epitaxial growth was achieved with a specially designed MBE growth system<sup>20</sup> using elemental Si and Ge in *e*-beam sources, elemental Sb in a standard Knudsen cell and elemental B in a high temperature Knudsen cell. The structures were grown on 75 mm B-doped ( $\rho$ =0.015–0.04  $\Omega$  cm) Si(100) wafers. Prior to growth, the substrates were prepared using a cleaning technique previously described.<sup>21</sup> Base pressure of the MBE growth system was 5×10<sup>-9</sup> Pa and typical pressure during growth was 6×10<sup>-7</sup> Pa. The growths were initiated with a 1 nm undoped Si buffer layer grown at 700 °C. The substrate temperature was then lowered to 540 °C for the growth of a 70 nm B-doped  $p^+$ -Si(2 ×10<sup>19</sup>/cm<sup>3</sup>) layer. The substrate temperature was further reduced to 370 °C for the remainder of the sample growth.



FIG. 2. Calculated band diagram of the RITD using the TD2 structure illustrated in Fig. 1(b).

This included a B  $\delta$ -doped layer (7×10<sup>13</sup>/cm<sup>2</sup>), an undoped tunneling barrier (see Fig. 1), an Sb  $\delta$ -doped layer (3 ×10<sup>14</sup>/cm<sup>2</sup>), and a 100 nm Sb-doped  $n^+$ -Si (4×10<sup>19</sup>/cm<sup>3</sup>) contact layer. All regions of the sample were grown at a rate of 0.1 nm/s with the exception of the Si<sub>0.5</sub>Ge<sub>0.5</sub> spacer, which was grown at 0.08 nm/s.

Prior to device fabrication, portions of the wafers were annealed using a forming gas ambient in an AG Associates Heatpulse 610 RTA furnace at 600, 700, or 800 °C. All anneal times were held constant at 1 min. A series of Al dots with 18, 50, and 75  $\mu$ m diameters were patterned on the surface of the wafers via a standard contact lithography/ liftoff process. A buffered oxide etch was used prior to metallization. Using the Al dots as a self-aligned mask, a series of mesas were etched in a CF<sub>4</sub>/O<sub>2</sub> plasma which resulted in some undercutting of the metal mask. Finally, an Al backside contact was thermally evaporated on all of the samples.

Figure 2 shows a calculated band diagram of tunnel diode TD2 described in Fig. 1(b). The  $\delta$ -doped regions are assumed broadened over 1 nm with a dopant activation of 50%. The effective-mass Schrödinger equation and corresponding quantum charge is solved for each band and iterated to convergence with Poisson's equation. The strain in the  $Si_{0.5}Ge_{0.5}$  splits the light hole and heavy hole bands by 80 meV, and it splits the  $X_z$  and  $X_{xy}$  valleys of the conduction band by 310 meV where z is the direction of crystal growth. The  $\delta$ -doping provides two charge planes which determine the builtin voltage across the tunnel region. The Sb  $\delta$ -doping reduces the doping requirement of the *n*-type bulk Si by producing a deep  $n^+$  well. The heterojunction provides a corresponding  $p^+$  well in the valence band, and the B  $\delta$ doping reduces the barrier to holes entering the well. The light- and heavy-hole states align with the  $X_{\tau}$  electron state at 0.30 and 0.34 V, respectively. The peak current is assumed to occur in this range of voltages.

Current–voltage (I-V) characteristics were measured with an HP 4142 Semiconductor Parameter Analyzer and a Tektronix curve tracer. All measurements were compared on both systems for consistency. The as-grown RITDs showed no signs of NDR, and exhibited I-V characteristics of leaky backward diodes.

In contrast, samples which were annealed at 700 and



FIG. 3. I-V characteristics of six representative RITDs with the TD2 structure annealed at 700 °C having 18  $\mu$ m diameters which exhibit room temperature NDR (PVCR~1.4 at a peak current density of 2.75 kA/cm<sup>2</sup>).

800 °C exhibited room temperature NDR behavior (Table I and Fig. 3). TD2 was also annealed at 600 °C and only showed a plateau in its I-V characteristics near the peak voltage where NDR was observed for the samples annealed at 700 and 800 °C. Furthermore, from Table I, lower PVCR and peak current density (by an order of magnitude) is observed for annealing temperatures as high as 800 vs 700 °C. A key observation is that the peak current density can be engineered during postgrowth processing with a short high temperature anneal. Optimal annealing temperatures appear to be between 600 and 800 °C, perhaps close to the 700 °C employed here.

An interesting trend was found among the samples tracking the placement of the  $\delta$ -doping plane. TD1, the structure with the  $\delta$  doping placed at the heterointerface, was found to have PVCRs which ranged up to 1.21 with a peak current density of 2.1 kA/cm<sup>2</sup> and 1.35 with a peak current density of 470 A/cm<sup>2</sup> when annealed at 700 and 800 °C, respectively. TD2, where the  $\delta$  doping was offset 1 nm from the SiGe/Si heterointerface, exhibited PVCRs up to 1.54 with a peak current density of 3.2 kA/cm<sup>2</sup> and 1.30 with a peak current density of 470 A/cm<sup>2</sup> when annealed at 700 and 800 °C, respectively. With the exception of the 75- $\mu$ m-diam diode from TD1 annealed at 800 °C, the performance of the remainder of the devices appeared to improve with the  $\delta$ doping plane offset 1 nm away from the Si/SiGe heterointerface. The aforementioned discrepancy in the data is attributed to a known radial nonuniformity in the B dopant distribution of the samples.

The peak voltages measured for all the samples shifted to higher voltage with increasing diode area due to series resistance. By plotting the peak voltage versus the peak current as a function of diode diameter, the slope of the curve yields an intrinsic series resistance of 5  $\Omega$  in the measurement setup. The extrapolated intrinsic peak voltage for TD2 annealed at 700 °C was found to be 0.33 V, from the *y* intercept, which agrees favorably with the predicted value obtained from theoretical modeling, Fig. 2.

It should be noted that the I-V characteristics for all the diodes measured in this study were repeatable and stable. Some RITDs were tested continuously for up to 1 h and without degradation in PVCR. Also, the yield of RITDs exhibiting NDR behavior is estimated over 95% from the samples annealed at 700 to 800 °C. Figure 3 shows an overlay of the I-V characteristics obtained from six representative RITDs from TD2 (annealed at 700 °C) to illustrate NDR reproducibility.

In conclusion, NDR behavior at room temperature was observed in epitaxially grown Si/SiGe/Si heterostructure RITDs. The structures utilized an intrinsic Si<sub>0.5</sub>Ge<sub>0.5</sub> tunneling barrier and  $\delta$ -doped Si injectors. The placement of the  $\delta$ -doping plane offset into the Si injectors may have reduced the effect of impurity diffusion of dopants into the central device region. Low temperature epitaxial growth at 370 °C allowed for a high incorporation of dopant species. Subsequent postgrowth anneals were found to activate the dopants and reduce point defect density, and an optimal anneal temperature appears to exist. NDR behavior was observed to be stable and repeatable. This study has demonstrated that SiGe RITD peak current density and PVCR can also be tailored by appropriate postgrowth processing.

The authors wish to thank D. Simons of NIST for SIMS, M. Twigg of NRL for TEM, and T. Adam, D. Aiken, C. Guedj, A. Khan, R. Jonczyk, J. Taylor, and T. Troeger of the University of Delaware; J. Cummings, B. Feyock, M. Mauk, and Z. A. Shellenbarger, of Astropower, Inc.; and S. Hui and J. Lopata of Lucent Technologies for assistance with the device fabrication and useful discussions. This work was supported by the National Science Foundation (ECS-9624160 and ECS-9622134) and by DARPA/AFOSR (F49620-96-C-0006).

- <sup>1</sup>A. C. Seabaugh, B. Brar, T. Broekaert, G. Frazier, and P. van der Wagt, 1997 GaAs IC Symposium (unpublished), pp. 119–122.
- <sup>2</sup>T. P. E. Broekaert, B. Brar, J. P. A. van der Wagt, A. C. Seabaugh, T. S. Moise, F. J. Morris, E. A. Beam III, and G. A. Frazier, IEEE J. Solid-State Circuits **33**, 1342 (1998).
- <sup>3</sup>J. P. A. van der Wagt, A. C. Seabaugh, and E. A. Beam III, IEEE Electron Device Lett. **19**, 7 (1998).
- <sup>4</sup>R. G. Swartz, 1986 IEEE International Solid-State Circuits Symposium (unpublished), pp. 278–280.
- <sup>5</sup>Picosecond Pulse Labs, Boulder, CO.
- <sup>6</sup>R. W. Keyes, Rev. Mod. Phys. **61**, 279 (1989).
- <sup>7</sup> V. M. Franks, K. F. Hulme, and J. R. Morgan, Solid-State Electron. 8, 343 (1965); N. Holonyak, Jr. (private communication).
- <sup>8</sup>Germanium Power Devices Corporation (1996).
- <sup>9</sup>K. Ismail, B. S. Meyerson, and P. J. Wang, Appl. Phys. Lett. **59**, 973 (1991).
- <sup>10</sup> H. H. Tsai, Y. K. Su, H. H. Lin, R. L. Wang, and T. L. Lee, IEEE Electron Device Lett. **15**, 357 (1994).
- <sup>11</sup>M. Sweeny and J. Xu, Appl. Phys. Lett. 54, 546 (1989).
- <sup>12</sup>P. R. Berger, P. K. Bhattacharya, and J. Singh, J. Appl. Phys. **61**, 2856 (1987).
- <sup>13</sup>F-Y. Juang, P. K. Bhattacharya, and J. Singh, Appl. Phys. Lett. **48**, 290 (1986).
- <sup>14</sup>A. N. Larsen and P. Kringhøj, Appl. Phys. Lett. 68, 2684 (1996).
- <sup>15</sup>P. Kringhøj, A. N. Larsen, and S. Y. Shirayev, Phys. Rev. Lett. **76**, 3372 (1996).
- <sup>16</sup>P. Kuo, J. L. Hoyt, J. F. Gobbons, J. E. Turner, and D. Lefforge, Appl. Phys. Lett. **66**, 580 (1995).
- <sup>17</sup>K. D. Hobart, D. J. Godbey, M. E. Twigg, M. Fatemi, P. E. Thompson, and D. S. Simons, Surf. Sci. **334**, 29 (1995).
- <sup>18</sup>D. J. Eaglesham, H. J. Gossman, and M. Cerullo, Phys. Rev. Lett. 65, 1227 (1995).
- <sup>19</sup>K. D. Hobart, D. J. Godbey, and P. E. Thompson, Appl. Phys. Lett. **61**, 76 (1992).
- <sup>20</sup>E. D. Richmond, J. G. Pellegrino, M. E. Twigg, S. Qadri, and M. T. Duffy, Thin Solid Films **192**, 287 (1990).
- <sup>21</sup>P. E. Thompson, M. E. Twigg, D. J. Godbey, K. D. Hobart, and D. S. Simons, J. Vac. Sci. Technol. B **11**, 1077 (1993).